Chip123 科技應用創新平台

 找回密碼
 申請會員

QQ登錄

只需一步,快速開始

Login

用FB帳號登入

搜索
1 2 3 4
查看: 7018|回復: 8
打印 上一主題 下一主題

In your verification flow, the primary EDA vendor/tool your team is using

[複製鏈接]
跳轉到指定樓層
1#
發表於 2013-9-3 16:14:08 | 只看該作者 回帖獎勵 |倒序瀏覽 |閱讀模式
for Verification IP on your current project.
# _. y+ G+ \" G7 D* ]9 j, t
8 y2 R4 z' ]( j# Y# oIf other (please specify), or you don’t know?
單選投票, 共有 1 人參與投票
您所在的用戶組沒有投票權限
分享到:  QQ好友和群QQ好友和群 QQ空間QQ空間 騰訊微博騰訊微博 騰訊朋友騰訊朋友
收藏收藏 分享分享 頂 踩 分享分享
2#
發表於 2013-10-21 13:52:53 | 只看該作者
Staff Hardware Based Design and Verification Engineering Lead
, }- f9 a  ^: m/ d( H( D
, E+ x/ S$ R- P: F" `4 x0 ~公      司:One world top EDA company! Z8 M, s& \# l) p+ c0 E9 }
工作地点:上海) v  R" b* [' f; e( B

5 f8 |( |% T1 `0 F6 t- N- v1 RPosition Description:  
1 d; {* w5 \, y! W5 y1. The Staff Hardware Verification Engineering Lead will be in charge of a team of field engineers to support advanced hardware based verification flow integration engagements with Cadence customers and provide easy-to-adopt packages and workshops to xx  field application engineers and customers alike. ! I, K% F4 W* Q6 m- m, ]

' m2 |8 G* K$ H( z$ h8 k2. He/she will focus on the technical aspects of the following hardware verification solutions for customer engagements as well as creating demos/workshops to train field AE and customers: ) _$ [) A6 [( O  r0 y7 x8 g) G# n
(1) xx  Palladium HW Acceleration Platforms 6 y, \# n7 m3 D# s9 X
(2) xx Acceleratable Verification IP portfolio
: K: s$ B6 F8 A0 y6 P& z' d(3) CVA product integration with other xx products such as Incisive Simulation and RTL Compiler for power analysis1 h, c4 D  h* u5 q# w) ?! _8 I) L
(4) HW/SW Co-verification solutions for SoC designs
回復

使用道具 舉報

3#
發表於 2013-10-21 13:52:59 | 只看該作者
Position Requirements:  
3 v; Q$ w5 v& w8 p7 J) k2 u1. Experience:  
5 |9 }+ X6 ?- x* ]; `- Minimum experience required: 10 years  
% Z0 V/ U! ~. F( |! a4 ]- Expertise in RTL top-down design and verification methodology automation are required. This includes full hands on knowledge of writing and debugging Verilog, VHDL and SystemVerilog based D&V environments.
7 @7 X1 e& k* R: `- _7 W- We would also like the candidate to have good knowledge of SoC design principles, embedded software development and HW/SW codesign and coverification.6 l, I" l( Z; `/ }& |
- Knowledge of UNIX, C/C++, other scripting programming languages ( Perl, TCL…) is highly desired 5 K' p2 e& O% s: Q; y
- Strong verbal and written communication skills in English are required  
4 P3 M4 g, c% Q3 ~- HW acceleration or In-Circuit Emulation or FPGA prototyping experience is a must ( v' s* E: c/ s$ a/ q0 Y  b
- Hardware verification, including knowledge of HDL simulators and debugging simulations
' x' n* d. K3 J* @* R- Hands on experience with using design and verification languages like SystemC, SystemVerilog (IEEE 1800) and VHDL is a must.1 v5 D  Z+ ?" Y; J+ u8 r
- Knowledge of embedded systems and software development for SoCs is a plus
( j8 B6 Z3 }0 g5 g) O2. Education:  1 x' c0 Z- C5 C7 i4 D
Ideally the person should possess the BS/BE level of understanding of CS or EE Engineering concepts  6 G7 y2 R! e% I0 G$ O" s  C+ \
- Minimum Education Required: education level of BS with 10+ years experience (or MS with 7+ or more years experience).
4 C0 X/ I! D- U7 L3. Travel of 30% of the time should be expected.
回復

使用道具 舉報

4#
發表於 2013-11-13 14:37:16 | 只看該作者
CAD Engineer
  d' k3 r: ?# K! `: ?: j公      司:a top 15 semiconductor company
' m* Y- ]5 y4 n+ j5 j. V工作地点:北京
; X7 Z. i  N" K0 i" x: x$ G  o
  m% X7 A) J. s, C/ ^" N. d. eJob Description: / j1 r- ?' T) S- Q; e$ q
Collaborate with *** CAD teams to develop industry leading design flows and methodologies for analog and mixed-signal designs using nanometer technologies, with emphasis on improvement of layout productivity of analog circuits, including usage of advanced Cadence IC6.1 features, design for manufacturing (DFM), metal fill, physical verification and tapeout flows. Write scripts and utilities to enhance these design flows. Provide CAD support and methodology training to *** design and layout community. Write application notes and document ***’s analog/mixed-signal CAD flows. Work with EDA vendors to drive ***’s interest with regard to analog/mixed-signal tools." c+ z* C5 `. I) x4 m6 {! y8 [
( E: A+ x9 U" `( d4 w# `- q6 J/ j* ]
Qualifications:
, F# N& h# [/ A: D& g# Q8 v-         BSEE or above, with 3~5 years relevant industry experience. / M' f. t6 W, V' b, A  i3 t
-         Solid understanding of advanced semiconductor process technologies ( P; B' {% U& c4 ]" O! u8 J* X4 P
-         In depth familiarity with layout of analog and mixed signal circuits including knowledge of layout effects (i.e. matching, reliability etc.) and DFM rules for advanced technology nodes
- A9 |. @& K! Z; f-         Understanding of nanometer design rules and physical verification runsets . f# p4 R8 T4 ]* Y+ n; h( T
-         Solid knowledge of Cadence DFII
# S, }( v( n+ U; G-         Knowledge of physical verification tools like Mentor Graphics’ Calibre
; b  k. H' R: r  I7 O3 j- c9 p7 o-         Knowledge of Skill, perl or other programming languages " c( [8 j3 a, u' j3 |+ C" Q% C
-         Strong written and verbal communication skills
回復

使用道具 舉報

5#
發表於 2013-12-17 10:04:26 | 只看該作者
Senior Physical Design Engineer. ?, Y; N8 u' Q/ P
公      司:A famous IC company
' I/ N1 D  O' S8 W- G2 P工作地点:南京
# `" @  M: x+ |0 k; v
5 ~3 U3 T! e" P) }3 IKey Responsibilities  & J% O2 Q8 m+ I1 K# Q' _" R5 B# _2 p
Depending on experience, key responsibilities will involve some of the following:  0 h. ]9 |9 n( G/ m8 }8 z  Y  g
IC implementation from netlist to gdsii, with synthesis, floorplanning, place and route, timing closure, and physical verification. 0 P: e3 Z  k2 [+ s& k. E- v
As a key member of physical design team, your will work on one of most advanced and the most complex chip designed.
' t* _2 z+ w- Y1 R& xLeading a team of physical design engineers and resolving the technical related issues.  8 D! s! |2 V6 w! S  M
Crosstalk analysis, power analysis, and static timing analysis.  ' L1 d2 T' ?& ?/ L& i: n
Write scripts in Tcl to improve productivity.  
8 q) a" e# U6 q  |, G1 J
! ~9 u7 W2 c4 G. EExperience: 5+ years in physical implementation engineering  
6 ]! g* b1 C2 A, C& e" U  # g: w1 n1 f' g+ {, L4 g% X8 d% A
Essential skills  
8 x0 o" K7 x. ~0 B" p) _MS in EE required.&#8226roven track records of working independently on place-and-route project running and DRC/LVS/ERC/Antenna debugging skills  2 e; f$ m+ W- ^  K
Experience with Magma or Synopsys place-and-route tool set and physical design project implementation.  
/ U+ _* g+ G/ ~Good programming skill. Capable of writing Tcl or Perl.  ' @1 }* c. T6 Q  h% O
Familiar with synthesis, static timing analysis.  4 c6 \2 j8 I. H. d+ p
Self-motivated team worker, good verbal and written communication skills in English.  ; z$ Q# Y- T; T( u; N# M
Technical and team leadership proffered. Previous management experience highly desired.  " c: `' V5 T% K' m( K% D! z
Experience with synthesis, DFT, and verification is preferred.
回復

使用道具 舉報

6#
發表於 2014-1-23 08:56:24 | 只看該作者
Senior/Staff Design Verification Engineer
$ z  j. j$ _+ ~公      司:A famous IC company* ?3 W2 J4 _- ]3 f# Z9 z, ~7 o
工作地点:上海7 ^5 x1 C5 b9 ]2 a6 P. H

( r4 T, g. z9 p# O8 b! b, c+ BExternal Description: 7 ^/ }. r1 o  S& r
- work closely with designers on verification test plan definition and test development " B+ }/ [6 @5 P/ F, H7 h8 l
- work closely with architects on performance modeling and validation 6 [% b) T+ O, o( b2 `1 ~
- regression infra development 7 I# G# L- n0 R# r
- coverage analysis and enhancement
8 T; `4 C7 A; {3 q3 \8 ^, ], z) R- behavioral model and BFM development  
0 @/ V% q6 s% c- unit-T and timing gate-level verification , N- @4 s9 A! K4 r/ N
- develop IPs verification suites
& x5 m1 t- U+ r; I/ o; {- R. R- silicon bring up and debug support
' I" _" f/ Z: J6 z7 B/ `- G0 C; `9 @3 W
+ ^; d! j" k5 Q/ ~# D' }) l8 RQualifications:
6 ?, g6 n3 ?3 S. Z1 `- Z2 vMust have: 0 c( D8 _; v, h& Y2 v" j
- minimum 4+/8+ years of ASIC verification experience
5 C* \, x: ]- d$ u. r- BSEE degree or above
) r, Q& c" s% n3 G- strong programming skills, proficiency in C++, system verilog
: L( }% X/ G/ C. N2 W- working knowledge of scripting language (Perl, Python, etc.)
8 n9 H" f5 e6 S) Z7 [/ j- working knowledge of verification methodlogies such as VMM, OVM or UVM 3 ?, f! _( Q& g2 [3 H) {
- good communication skill 8 V! m# w* k! g0 X; z6 ]
- good team work spirit  " \# m0 u& K8 z7 _5 J

2 w" j% i6 Y  H/ B' j6 u5 P$ q7 nNice to have:
- v) J. B  ^- R- q) C9 k* \- familiar with DTV/STB architecture, design, IP and system
回復

使用道具 舉報

7#
發表於 2014-6-17 09:54:24 | 只看該作者
PLDA和GUC推出一款針對儲存應用進行最佳化、經過測試的可靠PCIe控制器和PHY整合解決方案
7 K0 _7 A: ?! o( ?2 r
4 B: S9 N, d8 ?9 Y# Y(20140616 17:59:36)加州聖約瑟--(美國商業資訊)--PCI ExpressR IP解決方案業界領導者PLDA和彈性客製化IC領導廠商(Flexible ASIC LeaderTM)創意電子(GUC),今天宣布推出一款專門針對儲存市場需求進行最佳化的整合型PCIe Gen 3控制器IP和PHY IP解決方案。這款整合型PCIe 3.0控制器/PHY解決方案已進入初期生產階段,並已併入展示板。
3 a+ k# _: h1 s; Y  f5 w7 @7 J! f" j2 C' o
隨著儲存和固態硬碟(SSD)市場的快速成長,客戶專注於降低能耗,維護資料完整性,同時提高效能。PLDA和GUC整合解決方案為PCIe Gen3提供了一款完全整合的矽驗證晶片解決方案,該方案具備儲存應用所需的所有關鍵功能,包括支援更佳的端對端資料保護(採用LCRC、ECRC、ECC、Parity和CRC)、SRIS(Separate Reference Independent SSC)和L1 PM Substates。) c! b2 b+ F* y: }% w! J' r+ E2 H

4 }* x' k  _; s1 d: Y$ H! tPLDA XpressRICH3 IP是一種高效能、低延遲、高度可設定的PCI Express 3.0軟IP,支援端點、根埠、交換器和橋接器組態。此外,PLDA IP具有各種先進功能,例如SR-IOV、多功能、multi-VC、ATC、TPH、PASID、ECRC、AER等,並符合PCI Express 3.0修訂版規範。PLDA的PCIe 3.0 IP還提供符合業界標準的XpressRICH3-AXI版AMBA AXI4介面。
回復

使用道具 舉報

8#
發表於 2014-6-17 09:54:27 | 只看該作者
GUC的PCIe Gen 3 PHY專為滿足儲存市場的需求而設計。採用GUC成熟的高速SERDES技術,GUC PCIe Gen 3 PHY的效能超過了PCI Express基本規格參數3.0修訂版,同時完全符合BASE和CEM規範,並支援適合儲存應用的SRIS(Separate Reference Independent SSC)和L1 PM Substates等功能。& W  i8 C( y  g8 B# a

! |4 v; A; X" p- h3 \/ b5 ~為了提供更完整的PCIe及其儲存應用優勢概覽,PLDA撰寫了一份名為《征服PCIe和NVMe挑戰,發布最具競爭力的企業PCI SSD》的白皮書。這份白皮書可以從PLDA網站www.plda.com獲得,它對PCIe為何是儲存和SSD領域設計者的一大優勢提供了一個深度技術解答。 ! D4 G, c: ~) o: a+ m- s2 w" f& W

* d4 W5 e, t) ~9 T  }供貨 1 V3 J: W- Y4 O8 e* w) d  `

( I6 O0 z. P% r5 [6 `PLDA現已發售PLDA XpressRICH3 IP。GUC現已發售PHY IP。3 c: m+ E1 b( w& P! f; S& s5 J

0 b  H& \( K9 C+ e3 B1 pPLDA PCIe 3.0控制器和GUC PCIe 3.0 PHY整合解決方案的單晶片評估板現已可供評審。請聯絡PLDA以索取一份評估。 & ]5 |% B2 D, Y$ a& A2 l

: g- M7 O% D. R! U, y關於PLDA
6 m2 M4 m4 O: c  X" OPLDA設計和銷售ASIC和FPGA核心智慧財產權(IP)及原型設計工具,為嵌入式電子設備設計者加快產品上市時間。PLDA專門研究高速介面協定和技術(如PCIe)和乙太網路。PLDA提供擁有一整套工具的IP核心,包括可隨時投入生產的FPGA原型設計卡或模組系統元件、驅動器、應用程式介面(API)和測試台。該公司的產品受惠於一個全球支援和銷售組織,該組織能夠在全球支援 5,800多家ASIC和FPGA客戶。PLDA是一家跨國公司,在北美(加州聖約瑟)和歐洲(法國、義大利)設有辦事處。如需詳情,請造訪www.plda.com
回復

使用道具 舉報

9#
發表於 2014-7-11 10:26:56 | 只看該作者
IC CAD 工程师
  X, w# k% e$ |; }+ Y5 O6 U( [( D, m5 |8 g8 T$ S: L+ _5 {9 X
公      司:A famous IC company. M9 ?- B6 ~: i; g% I2 B
工作地点:上海
% F4 S' h) y6 U& T! L
+ V! L- M4 ~5 m! G" Y, c职位描述" Q; A! @! e3 W; C" q) {
1、IC设计研发团队服务器的搭建与管理,保证服务器的稳定、高效以及数据安全; 5 i$ l6 h& G8 J/ B
2、负责EDA工具及相关license的安装和维护,优化相关环境变量及软件设置,确保设计环境的正常运作,提升自动化程度; , j8 k1 R( ?: E& ~: m5 C
3、为IC设计提供EDA工具技术支持及项目支持,使用perl,shell以及tcl等编写自动化脚本,优化设计流程,提高设计工作效率;
0 O+ [8 }5 z+ u' d+ ^4、协助完善IC设计流程。 8 {, Z  t9 W$ ?8 P; h' R/ u

5 P( [" A! N8 c) V岗位要求:
) d7 {% e. Z0 M( W) ]1 F1、计算机、自动化及电子相关专业本科以上学历;
& E0 h7 x4 K* v4 M/ D) }2、两年以上相关工作经验;
. d2 |  w# d) y- ~: B3、具备撰写Perl/ C-shell/TCL等编程脚本的技巧和能力;
$ F4 F7 D/ @4 I8 B4、熟悉UNIX/LINUX操作系统,熟悉多种EDA工具;   A; E3 b5 c$ C# @: [
5、具有IC设计软件使用经验或了解IC设计流程相关知识者优先考虑; : i; K9 x/ E0 N1 a
6. 具有良好的沟通能力、分析问题能力、较强的协调能力,以及团队合作意识。
回復

使用道具 舉報

您需要登錄後才可以回帖 登錄 | 申請會員

本版積分規則

首頁|手機版|Chip123 科技應用創新平台 |新契機國際商機整合股份有限公司

GMT+8, 2024-11-1 07:25 AM , Processed in 0.188011 second(s), 20 queries .

Powered by Discuz! X3.2

© 2001-2013 Comsenz Inc.

快速回復 返回頂部 返回列表