Chip123 科技應用創新平台

 找回密碼
 申請會員

QQ登錄

只需一步,快速開始

Login

用FB帳號登入

搜索
1 2 3 4
查看: 27256|回復: 33
打印 上一主題 下一主題

RFIC工程師門檻?要當RFIC Designer的三大條件?

  [複製鏈接]
跳轉到指定樓層
1#
發表於 2012-6-22 17:24:55 | 只看該作者 回帖獎勵 |倒序瀏覽 |閱讀模式
RFIC工程師跟RF工程師的薪水好像差了不少?
: [/ @9 C' i9 _8 n2 @
- r! M: h* C. e以上都只是入門的門票而已?
+ w; U. U2 Y# C. P, ~! C0 G& ?; Q
哪項對你目前而言,殺最大?
單選投票, 共有 25 人參與投票
您所在的用戶組沒有投票權限
分享到:  QQ好友和群QQ好友和群 QQ空間QQ空間 騰訊微博騰訊微博 騰訊朋友騰訊朋友
收藏收藏 分享分享 頂2 踩 分享分享
2#
發表於 2013-9-27 14:10:16 | 只看該作者
Staff Engineer-RF
4 j1 {  ~. R7 `4 D7 L( }$ O; _
公      司:A famous IC company
; j; e5 D; {& D& ?工作地点:上海1 y% A9 x) i) v' U# S, S

  e: M" {8 j: N4 Y! vJob Description: ! `7 \1 R! H6 x- N: {% Y- t8 E
Role as RF Power project manager for Shanghai Development Center ( SDC ) . Z/ d) M: N, w% G+ C
May be considered as team lead if relevant team leadership experience are evident.
/ \6 \% D3 l& x/ g% YInvolved in installing and enforcing design rules, flow and milestones checks for SDC.
9 g4 p  y) C1 I# A9 W3 T" `" kAble to provide technical guidances in RF Power modules designs( for example, RF Power module designs in the range of 400Mhz -2700Mhz)  and Doherthy designs.
  X" Z/ r  E! N/ a3 w: EDriver for technical customer interface for Design In and Post Design Win activities. $ L$ W1 s( F4 L/ T
Proactive in ensuring successful project execution ( cost, schedule and efforts ) 4 H( n- f. q0 P
Provide report to management of project and customer technical issues status .
1 @8 A. v0 f; e+ C9 H) x! {Manage project issues with proactive tracking of issues and defining effective countermeasures.
6 l1 m% P8 y. ZWill required Hands On in PCB and System circuit design together with the junior team. - J# o5 i. X9 R5 d$ q
Involved in Product definition of new RF Power module designs.
回復

使用道具 舉報

3#
發表於 2013-9-27 14:10:21 | 只看該作者
Qualification : . D7 J0 C3 j+ g4 v
Bachelors/Master/PhD Degree in Electronic Engineering ( specializing in Electromagnetic Fields ,  Microwave & in RF Power )
" c0 S; u. F: r5 J/ n3 e7 x8 V
: k6 z, x! ~* R( J& p- {* |4 a( Y# IExperience: / }6 y' `* r+ R* e
At least 10 years of experience in RF Power circuit design and application/system development.
2 `0 V6 E. \( x, B' OExperienced in RF power amplifier designs , Doherthy amplifiers designs and RF POwer systems development.* J" j3 d! {9 s. g. u/ L4 l
Experienced as project manager managing projects in RF power designs with multisite overseas development teams.* Y- C1 ^9 v* o0 i
Able to translate customer requirements to specifications and to designing final products/systems according to the customer needs.
: `6 K! i5 v& }9 S- e" }* MDiligent in following company design rules, verifications and milestones checks for all phases of development.
5 ?( v2 n+ O4 ^# ~Familiar and experienced in handling difficult customer  and demand on technical issues.
; C) n, `- l  z. g0 r% ?$ IExperienced in developing the team management and interfaces to foreign management.
+ S1 `% }, n' C7 TFamiliar with simulation software such as ANSOFT(Designer, Ensemble, HFSS) and ADS. 1 \" N; `: }. D1 c# T0 p6 X
Familiar with different kinds of RF test instruments. # n- C, Z6 u6 y$ s4 n3 q
6 W- R' Y0 V! R1 a8 A
Any Other Special Skills / Attributes : : h" C  J: A6 B6 T7 G+ t* |3 O
Familiar working in a multicultural environment . ( eg. Western cultures )
6 o; T4 W0 s$ T& [Self motivator and able to work independently.
  v8 v0 W5 a1 ~5 {Good communication and interpersonal communication skills.
" W2 e, Y- m3 f; M1 CReading/Writing fluently in English and Chinese.
. `. {" S! P; L& MGood experienced in RF test and lab instrumentations.
回復

使用道具 舉報

4#
發表於 2013-10-9 14:01:50 | 只看該作者
SR Application Engineer
- k) X( W! d1 }0 i7 L" z公      司:A leader in high performance analog and mixed-signal IC design* R2 U2 i- Z2 O& _
工作地点:北京- e/ c2 z0 z+ V5 U

/ a& k- E, k8 X岗位职责:  5 r5 T  o. _9 @8 Z5 T/ Z
1、 与市场销售团队合作,负责公司产品的售前及售后支持,包括拜访客户,帮助客户了解并认可公司产品,客户现场产品支持与调试;  
, N0 Y9 c' a" _5 U: m3 n0 n& ]! q0 ~2、 负责公司新产品的测试板卡软硬件设计,新产品的测试、分析及可靠性验证;协同生产外包部门作供应商的选择及质量管控;  2 E9 L0 ^# K3 W+ u9 }1 p; _
3、 负责处理客户投诉及产品品质的不断提升;  / B2 R$ ^( R2 n, A4 M. c8 p
4、 保证公司质量体系的正常运转及不断改进;  . A) p! s$ G! J! F1 S# M- F
5、 根据芯片验证与系统要求制定产品中测及量产测试方案、建立测试环境、编写测试规程、执行测试任务、分析测试数据、出具测试报告;  * T7 b3 ^/ s5 N4 l" v0 }0 |' m
6、 设计芯片量产测试流程,跟踪量产测试进展,根据测试数据分析产品良率;  ! P& A4 u: t/ u  \1 X
7、 对客户应用中反馈的芯片问题进行分析解决、维护和系统优化;  
; ~, m( d' G/ {1 o3 M1 K+ d( Z# v8、 完成产品的中测、封装以及成测规范的制定 设计IC测试电路,应用电路的原理图;  3 c+ B; x- X( `6 }6 @' ~
9、 对各个产品的量产状况进行跟踪,及时解决出现的问题维护生产的正常; 针对产品特点,提出相应的可靠性测试方案,并负责测试任务的实施; 对生产过程中和客户使用过程中确认失效的产品制定失效分析方案; 总结实际工作积累的经验,提出适合公司产品的测试规范。
回復

使用道具 舉報

5#
發表於 2013-10-9 14:01:56 | 只看該作者
任职要求:  
0 a: G9 L- U7 t* e5 X1. 本科以上学历,电力、电子、通信、工业电气自动化、计算机硬件等专业;  
, k$ m5 G1 h8 V  G3 L  t2. 具有4年以上半导体及相关行业从业经验;  9 ^9 i' Y4 ^* N9 ?8 x: {' R& x
3. 具有无线通讯基站、直放站、安防监控系统、光端机开发经验或相关市场半导体集成产品技术支持经验者优先;  
* g1 w& ]7 ^% T( \3 m1 A% t" s0 ~7 j4. 具有工业、医疗及仪器仪表等相关开发经验或相关市场半导体集成产品技术支持经验者优先;  ; J* b% m# R8 z- k9 e, M! b! A
5. 从业集成电路IC测试行业并具有IC测试系统开发经历者优先;  " I5 {: {! }) B
6. 了解当前IC测试系统的行业背景及技术前沿,并掌握相关核心技术;  
# `0 L% s( q9 B/ ^+ M. l7. 具有丰富的模拟电路设计经验,有模拟及混合信号器件的研发经验,具有高速模拟及混合信号集成电路测试系统的开发经验优先;  * Z! W$ @/ o2 C+ W8 J/ T7 r
8. 具有CPLD、FPGA的应用经验,精通FPGA编程及器件仿真等开发经验优先;  & b9 P, n2 f, z- @7 Y) ^8 r
9. 精通Visual C、Visual Basic 编程技术,精通MATLAB、LABVIEW,有上位机系统测试软件开发经验优先;  " K* F8 o% E- ~7 c
10. 有熟练使用网络分析仪, 频谱分析仪,函数发生器,逻辑分析仪,示波器等试验室基本仪器设备经验优先;  
' [  N1 X4 ]2 Z4 B11. 优秀的复杂事务应变能力,能独挡一面,有支持销售团队的经验;  9 e+ n( F; Y$ D3 {: X& j3 H
12. 优秀的沟通和谈判技巧,愿意承担一定的压力;  
. e, W: \, Z" q3 K  E8 B& t* S13. 性格开朗外向,良好的人际交往能力,良好的整体协调能力;  . R# e1 A4 T. v( y0 B  N- b# Z" S
14. 良好英文读写能力;
回復

使用道具 舉報

6#
發表於 2013-10-9 14:02:40 | 只看該作者
SW Support
8 x9 L* D) K" i- S3 Z9 O$ D公      司:Leading local luxury woman's clothing company3 A: G0 N7 R$ n6 U) s/ ~4 C+ ]
工作地点:上海
% B0 a: D$ y* j( i4 h4 B. V
$ d4 p% w' v, k" g# h* b( jResponsibilities:  / }" P& D5 X. l- m) N
  The job mainly response for:
& L$ e/ M' i5 }- f  * Daily support of China IMG customer with  based SoC design. Answering technical questions regarding to  products including: simulation,  SoC bringup, OS/Linux bringup, Android. Troubleshooting problems that customer has got during the SoC design, bringup and product integration. Tracking customer project status.Travel needed to resolve customer critical issues on site.
4 V+ T/ c8 r* V" S! p! X, K5 Z * Training Customer with  IP technologies, Write Application Note for customer to  use products. 2 _: |$ g  a  M7 @* _5 Y
* Feedback customer engineering issues, ecosystem issues to Marketing/Engineering/Sales  
5 ~- h8 M9 T5 u7 t3 ?2 a * Support Sales/Solution engineer with technical evaluation of  products.
3 i5 m. g1 o, g+ F: m1 x/ b0 b3 x4 n! ?$ ?
Requirements: ) x1 x) [6 q$ F0 v/ {. H, _6 [
Strong background in Computer Architecture, understanding of RISC architectures and programming model (MIPS architecture prefered) 8 O/ v7 K& A/ J
5+ years of software development with C/C++/asm experience is a must. Understanding Linux kernel and its architecture dependent implementation on at least one architecture. (MIPS prefered). Familiar with at least one RTOS.9 F7 P1 S& U! t
Familiar with GNU tools, knowledge of JTAG debugging interface. 6 c3 {- d3 p  u2 |
Extensive knowledge on various technologies like networking, web, virtual machine, binary translator runtime middleware, Android.2 U5 V- L1 u# E! G
Fast learner. Self driving, be able to work both in a team or individual.  % b' K6 `" {8 _. h# s
English for both speaking and writing
回復

使用道具 舉報

7#
發表於 2013-10-14 15:55:59 | 只看該作者
Product Engineer-芯片物理设计& q4 p8 V, |, A2 Z
公      司:A famous IC company
" O0 e; i2 t1 U# D& L, P工作地点:上海
6 U2 c. }& f5 V8 w+ T7 q* t0 T. h2 p% J: y  G# Z, i  Q( Q
Position Summary:  
( C0 K8 C, L) g5 e* d& tDevelop andmaintain co-simulation tools for IC-package-PCB power and signal integritysolution
# d9 ~  E+ h4 k! y* \& ^Essential Job Functions/Accountabilities: $ y- I- S" T- h
1. Customer Support
% p: c% x% P. X2 g* n/ C+ T& k2. Function Specification $ N) p% t8 _& n, h  q2 T& g
3. Bug/enhancement Testing * t6 x; ~0 B' ~. O9 x$ Y8 G- i
4. Manual and Application Notes Documentation 7 F( ^6 f% R+ E+ q6 v, h/ E

' ?1 _3 C! b2 H8 x. PMinimum Requirements/Qualifications:
) X/ g6 n% I4 J4 E( G7 J Knowledge in VLSI designs and electronic circuits ) \2 J, J- G) j, S( A/ P
Experience in back-end place and route design flow ' D' F0 I) G# Y$ f$ l- ^! w% {
Experience or having some knowledge in front-end RTL coding
! x0 h+ A; q' `6 a5 x; w Experience in using EDA tools in some of the following areas:
+ I: B1 @8 U: t     - LEF, DEF, GDSII 3 ^+ Q2 }1 p" J" X
     - Liberty, Static Timing Analysis # x, n5 ^6 T/ V; c7 m5 z+ Y
     - Parasitic Extraction, SPEF/DSPF # N9 U- A5 O5 N
     - Spice simulation
2 m& h0 t- y' K Computer programming skills using Perl or TCL. 7 P! ^! E4 |9 h" S; m4 @/ ]
Good communication and problem solving skills.   d$ W0 m9 k  }0 t4 {- t/ Q
Team oriented with a desire to learn. 1 x& ?! Z/ Y$ n' }  x, ?7 o
Able to work independently at various levels of sophistication 7 T8 k7 t6 V& L8 Y+ g. R
M.S.E.E. or above. Must have at least 3-year related working experience 8 C* a! f9 D6 _9 I; Q
Non-Negotiable Hiring Criteria:
回復

使用道具 舉報

8#
發表於 2013-10-14 16:08:49 | 只看該作者
Electric & Communication Engineer
8 z7 u9 O4 j% j1 f4 D; Z4 ^
8 K$ U- t6 p" F4 Q# \. d, }/ q公      司:A famous European IC company
# E, o2 C0 p7 ?; b! f工作地点:无锡
, F% N+ L3 B9 o' K4 R. V5 y  I  `- i/ @" e' m/ Q$ W
Roles and Responsibilities: 3 \$ @: }) F7 X* G2 Q- V1 \. T; k- h
- Set up and maintenance telephone system with help of QI.  9 O8 p, p! O9 t; S$ O! T( K7 H, o2 q
- Keep both inside and outside equipment in good condition.  
5 ~$ L1 {0 f( U+ Z. ]  u5 O- n- Reset up the communication equipment according to the requirement. If necessary, arrange the post, transport and other things. 1 W5 _! y6 D2 |9 b0 [/ `
- Plan, develop and maintain fire alarm system and plant security system  ( k* C# |; T: P& X+ t1 u) C0 K% z1 q
- Decide the telephone system with help of QI.  
: w& q3 [' x6 q) ^- Call outside service and control the cost.  
( p* Y1 t( L9 d- `  q- Y; G- Make maintenance plan and budget plan every year.  ; l7 {, b" l( e; d8 C8 g( a
* Q* n# y, f6 X4 q
Qualification: $ W7 B3 ~! o" C$ p+ v
- Bachelor or above of electron-communication.  
7 Y1 x5 n1 s& k: a4 V* A$ F- Good English skill (reading, writing and speaking.)  4 M8 \) n, e0 ^* X" z. b
- Two year experience for relevant work.
回復

使用道具 舉報

9#
發表於 2013-10-14 16:09:29 | 只看該作者
Maintenance Engineer+ J# {, d8 V9 f+ w% b3 c

& D9 X" O+ z5 w* \, }( L" |/ U9 g: V公      司:A famous European IC company
. ~) R- K/ X3 i, Q2 ~6 o9 F工作地点:无锡6 }  }+ p1 H0 j

; [0 D# p2 U( L, m3 R2 BRoles and Responsibilities: ; C1 l6 i* s8 d& L! @% w
- Responsible MAE maintenance structure construction/updating, and lead its implementation/confirmation(TPM with 4 Pillar: Autonomous maintenance; trouble shooting; Preventive maintenance; MAE improvements)
$ K( R% F8 J" e9 r9 n! M- Responsible MAE spare parts structure construction/updating.  & n% O8 V7 y! {1 A# x: e
- Leading the key malfunction analysis and create the maintenance report; Guiding maintenance technician for trouble shooting( 7D per week, 24H/Day consulting available for critical on line trouble shooting). 6 Y- C( o4 `( V+ U2 x# j
- Maintenance competence build up and documentation, supporting of competence distribution within maintenance technician group(like hold training). ( ~3 x* x2 ?2 P  a6 U
- Create and maintain the technical communication with MAE supplier/ lead plant/ maintenance service supplier
' H/ ^; _% T( g$ S( c) f- Working with TEF3 KPI project like maintenance cost reduction and technical loss reduction.
& p: u- N3 s1 I  K9 b0 k
8 C, |8 Z# F; R" J  UQualification:  
8 ]$ b$ _, [  @! u  ^4 \/ ~* v- Bachelor or above with mechanical/electrical major.  / K; O3 ]7 E$ G+ u+ w
- Good English speaking/ reading/ writing. Better German as second foreign language.  ! s5 X. h' F6 H) e3 }/ c" b& f
- 2 year or above working experience on maintenance area
回復

使用道具 舉報

10#
發表於 2013-10-22 15:36:46 | 只看該作者
SERDES设计经理
( g2 j9 I7 C, Q' B: D
8 l6 k* a, K' f/ n公      司:A famous IC company
6 G2 \+ Y/ r. w9 T1 T1 g$ [& O工作地点:上海" }( l3 W9 X4 R& D. v7 H
% E+ x( ~8 M3 Z& ?7 d0 K9 {9 S; Q2 X
主要职责:
9 ]9 c5 t5 s8 _  D% B1. 全面负责SERDES设计;
9 G. }# x2 g) a( B! Y2. 设计实现SERDES所需的模拟电路模块和全定制电路模块; ' j! S7 N) Z% d/ Z
3. 参与芯片的Tapeout工作过程;
5 w" y: G/ Y7 E5 c$ z1 E! t* c4. 参与芯片的Bringup过程。
; f8 S. [2 q: S! d/ X
! d: ]% Z' X1 Q4 r3 ^1 [职位要求: 6 T- d7 j# J3 i1 a7 y5 h9 n; q& l1 d
1.  经验要求:
% v6 Z+ B0 f# y1) 五年以上全定制SERDES电路设计方面的相关经验;
5 X8 p1 p6 @7 j7 g) k4 m% d2) 从芯片设计到投片以及芯片系统调试的整个流程的经验; - A% b( b. F$ `$ p: t% q, h" l/ i

' \+ d  `4 V/ u: q% T3 e2.  专业技能: 3 Y! L( m) D% w; |6 o  k9 Y
1) 熟练掌握模拟集成电路和CMOS全定制集成电路模块设计流程和方法; 2 }3 N5 U* a+ e1 X
2) 深入理解集成电路工作原理,熟练掌握Spice等相关工具的使用;
) ?9 q2 Q* D0 F7 G+ l$ P3) 熟悉集成电路中重要模拟器件的工作原理及其实现 , o5 z1 [6 q0 ?0 o+ c) r, g% q
4) 对集成电路制造工艺及制造过程有全面地了解;
2 ?, ]1 L5 s" z0 C; u& X- j5) 掌握模拟集成电路的测试原理、方法。 + O/ `: n; D% d; N* K2 G/ U9 U
( K% q6 c; Y3 ?" `* {2 J, P8 X
电子工程、半导体物理与器件、微电子学或相关专业硕士及以上学历
回復

使用道具 舉報

11#
發表於 2013-10-23 10:20:47 | 只看該作者
ADI整合型收發器與支援生鏈帶動次世代軟體定義無線電設計
7 V( H' j) L! X- E( U9 Q( o5 U1 K-          RF 高靈敏收發器提供了比同級產品高達三倍的雜訊性能,並且顯著降低物料成本。
2 e" x0 d0 [) {9 A9 h-          設計件、FPGA的快速原型產品構環境減少了設計的時間與風險。- n9 g( R1 o2 w4 E
8 l8 ^7 {/ D- m2 w7 H
(2013年10月23日,台北訊) 全球信號處理應用高性能半導體領導廠商Analog Devices, Inc. (NASDAQ:ADI)美商亞德諾公司,今天發一款針對軟體定義無線電(SDR)應的革命性解決方案。為了實現運作於寬廣圍的調變架構與網路規格等可編程無線電用所設計,像是國防電子、儀器設備與通基礎建設等,AD 9361 RF 高靈敏收發器提供了同級產品中最佳的性能、高合性、寬頻運作以及彈性化等特點。AD 9361 受到廣泛設計資源的支援,能夠加快上市的時間,其中包括軟體設計套件與FPGA夾層卡(FMC),得以快速的開發出軟體定義無線電解決方案。若需要更多的相關資訊,請點擊此處觀賞影片。
. v4 D9 O3 ^# g9 ~! ~3 j6 j , v. m! x7 ~2 b0 @
AD 9361高靈敏收器是一款搭配強大開發套件的完整RF收發器單晶片解決方案 – 它是RF架構設計師的夢想元件。” ,美商國家儀器子公司Ettus Research?總裁Matt Ettus表示,“們正在將 AD 9361與Xilinx件在我們的USRP B200以及USRP B210中搭配使用,藉以開發出業界當中具有最高性能而且彈性化的軟體定義無線電解決方案。”
5 s1 v9 L  Y+ G. H
9 W4 E8 e0 L" |! eAD-FMCOMMS2-EBZ-FMC 板 為設計者提供了一個快速開發原型產品的環境,能夠支援多重通訊協定,包括了大部分的授權波段與未授權波段。  ~, O( g1 ]+ U8 s
' q9 c; c0 q7 r5 l5 @4 D; _, ]
“AD 9361在編程方面的彈性以及組態設定能力,再加上低功率軟體可設定無線電的彈性以及其小巧的佔位面積,能夠實現設計多功能性的全新水準。”,ADI技術長 Sam Fuller表示,”這項術上的進步受到了具有同樣先進等級客戶態鏈設計支援特點所支援,能夠大幅縮小市時間的限制,同時降低專案的風險。”
/ @& O6 k7 L- D  W; l
% A+ Z. v% ^  y: M: s1 a關於AD 9361 RF高靈敏收發器9 ]- D) ]9 v& E" o/ b- f! d
運作頻率範圍在70 MHz至6 GHz之間的 AD 9361是個完整的無線電設計,在其單晶片當中結了多重功能。此款RF高靈敏收發器中整合了RF前端、彈性化的混合信號基頻帶域、頻率合成器、兩組類比數位轉換器、及兩組直接轉換接收器,能夠簡化設計與少物料成本。AD 9361支援從低於200 kHz一直到 56 MHz通道頻寬,而且具有高度的可編程性,提目前市場中最為寬廣的動態範圍。
, L% @9 @7 u8 r
. w5 T$ S: b2 Z2 j4 I+ [兩組獨立的直接轉換接收器具有最為先進雜訊係數與線性度。每組接收子系統都包獨立的自動增益控制、dc偏移校正、正交校正、以及數位濾功能,因此省去了在數位基頻帶所需要的些功能。AD 9361具有可以從外部控制的彈性化手動增益模。
/ m) y: {/ V; L % [& L/ S( ]7 w: _" f" l
每通道兩組高動態範圍的A/D轉換器將接收到的I與Q信號予以數位化,並且使它們通過組態可設定的降頻濾波器與128-tap的FIR濾波器,進而以適當的取樣速率生成12位元的輸出信號。發射器使用直接轉換架構,能夠以超低雜訊實現高調變精確度。. `* D! F1 y- X! v$ [" H

0 R" e, T* |0 E' Z2 A7 p0 I2 }可以取得AD 9361計資源:軟體設計套件以及FMC板, j& [8 Z! n8 m2 X7 z
除了 FPGA夾層卡之外,ADI還提供了廣泛的AD 9361設計資源,其中包括Gerber檔案、式碼參考、Linux示範應用程式與驅動程式、以設計支援包,目前已經可以提供 下載。
回復

使用道具 舉報

12#
發表於 2013-10-30 14:14:38 | 只看該作者
analog engineer0 K2 X6 u1 z6 f; Y
& s& w6 E3 T8 L- d( u3 C% |8 C2 c
公      司:a top 15 semiconductor company
* v3 L; J, s5 t' \工作地点:上海0 p4 v" L8 Q4 w4 E/ K, Q
. q$ ~) d* U7 l: G7 c6 p+ D1 Y
Job Description:  6 s, h9 a1 a' T- l5 ]2 f
Take charge of Key IP development for analog/mix-signal IC design project ensure the quality;
3 b5 W1 A5 y, w1 m( QProvide technical guidance  to layout; application and evaluation teams; " ~# }( o8 d; S3 C: p. R, B% P" ?
Engage with the whole project team to understand the product requirements/block requirement, and provide insights of the technology trends;
" ^' Q/ I$ w, O9 V& T3 sDeliver the design documents including the design SPEC, review files, evaluation plan $ x2 i! E; |: A: M. d3 b7 [
Capable for debugging and bench evaluation
5 f/ \- n$ J# {* ^, S
% e, `  ~% z' L; I3 uRequirement:  : e- y# L( z! v7 t* E) Z- _
Solid understanding on analog circuit analysis, verification and IC design technology 5 d/ L* n0 J% \
Experience using analog simulation tools  
  H& ]2 |2 h1 O: aGood silicon debug capability
- o+ l; A; [- x/ X; eExcellent verbal and written communication skills  
. X- R& O% {. [1 l3 x& h, lAbility to work effectively within a team environment  
2 }) l" }  S4 g; H2 z. d7 L5 V! l) H9 Y  / E$ T2 }4 F7 ]" h
Qualification:  * x& ]: X, @5 G3 ]% r4 P. y0 _; Q+ M% @
MS degree with 3+ years experience in IC industry # r. X5 s+ k0 P  t
ADC related products experience is preferred
回復

使用道具 舉報

13#
發表於 2013-10-31 13:51:02 | 只看該作者
Senior Design Manager; [$ s( s$ H8 R

3 C1 {8 I$ i; e; t& g# E公      司:A famous IC company
7 a: F3 l1 e! v& |) b: Y工作地点:上海" P" q) M; E; H4 ?0 K% T! ^' ]
  E$ b  I7 |* u* G' h. S) m* @
Duties  
9 I" L! M0 h$ E2 g& d        Analog IC circuit design, simulation and verification  . H+ `; x" u# E: l( J
        Design analog products and blocks such as high current, high voltage DC-DC etc.  
# Q7 m$ A2 E; o5 o2 k        Design of the switching power IC, Charger, Load switch etc.  9 b: r; ?0 e% L. Z
        Evaluation, simulation and analysis of power architectures and circuit topologies  9 D1 x0 W, `1 j
        Mixed-signal circuit design, verification  
4 ^' P; r  y, x) }        IC layout including floor planning, DRC, LVS, and LPE  % k! R8 M8 c3 g! ~
        Work with application and testing engineers to define optimal characterization and testing solution  ; A- \+ _5 |9 V) ?
        Work with product definers and product engineers in full product development flow  
' o6 @5 C; l/ \+ H        Work with product line to coordinate/lead projects, accurately scopes out length and difficulty of tasks and projects. Establishing clear directions and set stretching objectives
6 y, X. P4 @7 u: Y! n9 \        Building and creates strong morale and spirit in his/her team.
回復

使用道具 舉報

14#
發表於 2013-10-31 13:51:11 | 只看該作者
Requirements  3 v  c" Z! {8 |) u8 `5 P
        Minimum 10 years direct DC-DC IC design experience, with MSEE or above degree  6 P  v# ]! ?/ o; i! z4 Y9 \
        At least 5 years  leadership experience in leading a mid-sized team  
) C- ?" p7 X4 M, V) O( Z# T        Strong knowledge in analog CMOS and Bipolar IC design  5 @+ p6 `( _( T3 v$ `" y- {
        Working direct experience with switching power supplies, DC-DC converters, Battery charger,  and their various topologies  . n; D9 j- I# O7 q/ d; V
        Theoretical understanding of the power electronics, switching power supply topologies  ! c! r9 N7 t% c5 G. V- a+ D/ a
        Prior experience with power management related IC design a strong plus  
5 ~/ I* Q3 `1 e( q- ^+ P        Knowledge in analog IC layout  # y) R8 R7 s0 l* E7 w) |
        Matlab/Simulink/VerilogA or other behavioral simulation expertise a plus  
% _0 n  W+ F' k# F. u. {; n2 b        Result driven and can effectively dealing with ambiguity  
  p: S0 B( H" A        Excellent written/oral communication and presentation skills.   
+ Y9 b" o' {4 q; w        Understanding others, picks up the sense of the group in terms of positions, intentions, and needs, what they value and how to motivate the group.
回復

使用道具 舉報

15#
發表於 2013-11-1 14:19:10 | 只看該作者
模拟电路设计主任工程师
0 ~3 H; ]8 P' q! r7 u
- u2 h& O5 h; y4 u& a- t公      司:A famous IC company$ y) ]1 S# D1 }1 e4 }$ _1 G* C/ g
工作地点:苏州
; E6 f7 Y) R3 t9 G8 L5 l2 B' s- c" L; w
岗位职责:
  R9 [& S; }4 a5 {8 Q1、负责高速SerDes接口相关技术开发,承担核心技术攻关职责;  
/ N4 P4 R; W- g5 K% F- [6 Q7 j2、负责SerDes接口相关功能模块及整体架构设计,指导高级工程师进行功能模块设计;  * {6 ?7 k5 F8 l
3、配合相关部门进行芯片Debug与测试,能协助解决芯片量产过程中的问题; : ?, `9 O0 y8 N& b0 O! q
4、负责SerDes设计相关技术培训,增强团队整体技术能力; % h' G) n# X/ H; v' `9 p
' Y: f9 o# p3 K4 \
任职要求:
4 {* I( B- f) C# x7 J5 ]1、硕士学位,8年以上相关行业工作经验;或博士学位,5年以上相关行业工作经验; * {3 J) c( a( @5 g6 P1 f
2、熟悉PCIE2/3 PHY、SATA3 PHY、MIPI M-PHY等相关架构与协议;有高速SerDes开发经验,至少能独立完成或负责一项功能模块设计,如PLL,CDR和CTLE/DFE等;有Marvell、Texas Instruments、ADI等知名模拟电路公司设计经验者优先;有SATA、PCIe PHY相关设计经验者优先;
% ^2 P7 i3 s% ^( }$ y2 y3、熟悉模拟IC设计主流环境与工具;  
3 R0 x3 `) F0 r4、熟悉模拟电路设计基本理论,熟悉信号与系统,数字信号处理等理论;
回復

使用道具 舉報

16#
發表於 2013-11-13 14:36:20 | 只看該作者
Staff Analog Design Engineer) @) }1 k3 o( Y  b1 S8 t# {2 M, Z1 X- [
公      司:one famous IC company$ x, z8 ^3 {8 D1 @2 d/ E3 e/ Y7 r: D
工作地点:上海& ?9 Q% w  p  Y$ T8 C" ?5 }; i

4 ^, }( N9 s' r6 G% LResponsibilities:  9 ~, m# H) l# H8 X& ^/ T( y
--Work with design team for new product development & assist layout designers with product layout, conduct lab experiments and bench testing and evaluation;! W: b6 D- s3 w; m4 }+ E
--Support test & product engineer with chip debugging, failure analysis, characterizations and product release efforts. Assist vendor to support ongoing product development.
$ ?) K% `, c) h+ T8 s" U* Z( Q* o$ p8 P. ^
Qualification: ) D$ p$ A6 q0 G$ K& B$ h
--Minimum BSEE/MSEE preferred; ; b$ t7 l3 m% k$ u8 r
--4+ yrs. of experience on analog IC design area;
, F' T/ F: c" }--Knowledge of MOSFET physics, semiconductor process and layout;
* d1 _# y' q- \# O1 @--Experience in analog blocks design, such as voltage reference, opamp, comparator, etc;
+ K2 a, ]: d. |& {--Experience in PLL design is must to have; % K% n1 M  J7 N2 }0 p1 h5 l, g
--Familiar with CAD tools, such as schematic capture, SPICE simulator (or equivalent transistor level circuit simulator) and Virtuso;
# a0 W* f  S3 ~9 J  a% A/ W( O# ?5 Y8 e--At least one design finalized in silicon preferred.
回復

使用道具 舉報

17#
發表於 2013-11-13 14:37:57 | 只看該作者
analog engineer/ H" p: p% b& q: _  s: I
公      司:a top 15 semiconductor company
8 u* r, a! v/ m) K! l% @工作地点:上海
* {6 L& ~! V3 Y) i. g
  [+ T% [6 o7 l8 {6 hJob Description:  9 c+ H5 u/ j4 R; d5 m% ]
Take charge of Key IP development for analog/mix-signal IC design project ensure the quality; ; ?+ l/ E5 ~' D8 e1 ]
Provide technical guidance  to layout; application and evaluation teams;
" i+ y8 }+ @  W# I5 gEngage with the whole project team to understand the product requirements/block requirement, and provide insights of the technology trends;
3 a  X, j  m3 p7 n) t. FDeliver the design documents including the design SPEC, review files, evaluation plan
6 \- _- T5 s$ WCapable for debugging and bench evaluation : j* c" P/ ~5 u. ~0 J8 L
: m$ ^* `4 T* e4 ]& w( E
Requirement:  
  M4 |* J9 `$ ?  ySolid understanding on analog circuit analysis, verification and IC design technology
- a: K3 u3 H. K; e0 IExperience using analog simulation tools  
$ l4 _6 U4 H% D( `/ o1 xGood silicon debug capability 2 I% e! [' F  I5 {
Excellent verbal and written communication skills  4 c3 P$ S, n' Y# Y" Q- r
Ability to work effectively within a team environment  * S; u  h3 l* H) Z& u2 n3 D! J
  6 _% ]! @4 Q* P( O9 F: v) c
Qualification:  
& @$ ]: X. w" zMS degree with 3+ years experience in IC industry
. G! l3 c! B! n+ K# k; i. nADC related products experience is preferred
回復

使用道具 舉報

18#
發表於 2013-11-26 09:33:15 | 只看該作者
analog engineer
* H* \- \# q- {* K) V$ k+ s$ R; T) P% ~2 V" x: [5 B' ^8 c# h
公      司:a top 15 semiconductor company, L" _2 k# m/ U. U5 J1 X2 Z
工作地点:上海
$ ?6 A3 C/ k2 f; w+ E# g) G. h- J0 A. c  c9 m$ o& ~+ D
Job Description:  
! ~- I8 |; ~7 ^* V8 iTake charge of Key IP development for analog/mix-signal IC design project ensure the quality; 0 x, s6 H) |( v  z* M9 g
Provide technical guidance  to layout; application and evaluation teams;
6 T( M! E; R: `" T% X  lEngage with the whole project team to understand the product requirements/block requirement, and provide insights of the technology trends;) M& f9 U  i8 |0 E2 z- f: O' n! L* h
Deliver the design documents including the design SPEC, review files, evaluation plan
( R, y9 Y5 a' RCapable for debugging and bench evaluation ' O( Q6 o) {. i6 @$ D# d7 W
2 Y" r; g- H3 A
Requirement:  / a+ T( d7 F+ j9 h5 M6 G/ m
Solid understanding on analog circuit analysis, verification and IC design technology
1 z8 d0 @, W8 }3 p5 }Experience using analog simulation tools  & H3 n6 [$ |) R9 i
Good silicon debug capability 4 b1 k7 N" y0 y2 }2 f0 M
Excellent verbal and written communication skills  
$ u+ D7 q% s% G% sAbility to work effectively within a team environment  
# m" R2 J/ R2 r' b/ N  6 n5 F) t8 u1 g. F2 r# K
Qualification:  5 W, `- y% |3 u. j! n# N
MS degree with 3+ years experience in IC industry - ^6 ]0 E0 p- S" |& H+ N! V
ADC related products experience is preferred
回復

使用道具 舉報

19#
發表於 2013-11-29 13:40:13 | 只看該作者
Senior Design Manager
; o5 y3 A) l' \' R& x公      司:A famous IC company
8 U; g2 G4 y+ t工作地点:上海
0 j5 D4 l2 |5 M' F1 L0 Z9 Y; T* `. C+ z& p3 {( m  I' _
Duties  
+ l8 X: c+ ^& p- O& F7 S        Analog IC circuit design, simulation and verification  9 I1 d. N' l6 ]
        Design analog products and blocks such as high current, high voltage DC-DC etc.  
- C3 w& l0 h* W$ Q2 ~  V        Design of the switching power IC, Charger, Load switch etc.  
$ J5 v! B+ Y$ }1 r# _, x        Evaluation, simulation and analysis of power architectures and circuit topologies  
6 W3 M5 y0 d; c        Mixed-signal circuit design, verification  2 O$ @. A. R4 q6 Z
        IC layout including floor planning, DRC, LVS, and LPE  
+ _  Y/ J8 ]8 X% f        Work with application and testing engineers to define optimal characterization and testing solution  / h1 i( a% Y4 Q# h2 C8 E9 s; T1 @
        Work with product definers and product engineers in full product development flow  
+ l8 Y1 ?0 x3 ~6 Z        Work with product line to coordinate/lead projects, accurately scopes out length and difficulty of tasks and projects. Establishing clear directions and set stretching objectives
  w$ o% _+ o+ j8 N2 W, T9 s; J4 \0 f% C        Building and creates strong morale and spirit in his/her team.7 Y* r6 z# K/ r, H

* u3 W3 h1 h9 Y0 r7 N  w+ gRequirements  
) h7 c& Q. z  S& f        Minimum 10 years direct DC-DC IC design experience, with MSEE or above degree  
$ t2 k  M; {; Q2 |' R9 Q# f8 j        At least 5 years  leadership experience in leading a mid-sized team  ( B6 {3 E/ O+ F
        Strong knowledge in analog CMOS and Bipolar IC design  
3 F6 H8 k: ?5 r( F: O" Y$ M        Working direct experience with switching power supplies, DC-DC converters, Battery charger,  and their various topologies  
3 Q; d9 i5 E& _3 b- L( z. d        Theoretical understanding of the power electronics, switching power supply topologies  3 `- E, W, h$ I: v0 b& K( f
        Prior experience with power management related IC design a strong plus  
$ H! g" h" x) G        Knowledge in analog IC layout  
; k+ c7 f% n) H) }1 T        Matlab/Simulink/VerilogA or other behavioral simulation expertise a plus  
! N2 S) `& B3 ^9 E3 m; V        Result driven and can effectively dealing with ambiguity  
* e  \  S5 m5 ]        Excellent written/oral communication and presentation skills.   
0 `. o) d5 E+ S6 H/ B! |) n# H/ r        Understanding others, picks up the sense of the group in terms of positions, intentions, and needs, what they value and how to motivate the group.
回復

使用道具 舉報

20#
發表於 2013-12-4 14:43:05 | 只看該作者
项目经理5 p1 t( ^- g" R' W  G& g
公      司:A Chinese integrated solution supplier2 Q! m0 T* R' @0 q6 d
工作地点:深圳
4 D* Y2 p- ?9 d7 u. A3 ]+ ~/ R& _; ]# s/ z# U7 _
职位描述: ( C9 Q+ H% V. L" M2 n5 s
1、负责完成电容触控、可穿戴设备、智能sensor领域的芯片固件方案; : j# S% K% a: i' D
2、制订项目计划并负责跟进,安排团队成员工作;
6 q  t1 \- p1 d$ D3、分析市场需求和产品功能定义,协调跨部门工作;  
- D6 e( W2 b7 ~  E; [8 q3 D4、参与硬件方案的设计和评审,负责系统优化; ( ^' ?( O+ L. l1 {* l

* }2 p& b9 S3 [" ?( w* d% e4 \" s8 ?任职要求:
4 b) e* d4 ?$ N: q1、电子信息、计算机等相关专业,重点院校本科或以上学历;  
6 {  H; `  E( S% H! ~6 Y; `2、3年以上芯片固件开发经验;  8 v7 U# Y' U/ ^8 U3 {. T
3、熟悉数据结构、掌握一些常用的算法分析和设计方法;  
8 a) ^- A3 S8 L3 ?4、良好的沟通表达能力和团队协作能力
回復

使用道具 舉報

您需要登錄後才可以回帖 登錄 | 申請會員

本版積分規則

首頁|手機版|Chip123 科技應用創新平台 |新契機國際商機整合股份有限公司

GMT+8, 2024-4-24 02:53 AM , Processed in 0.133008 second(s), 19 queries .

Powered by Discuz! X3.2

© 2001-2013 Comsenz Inc.

快速回復 返回頂部 返回列表